+44 (0)24 7671 8970
More publications     •     Advertise with us     •     Contact us
 
News Article

Renesas Announce Fin-Shaped MONOS Flash Memory Cells for 16/14nm Process Nodes


Renesas Electronics, a supplier of advanced semiconductor solutions, has announced its successful development of the first (1) split-gate metal-oxide nitride oxide silicon (SG-MONOS, 2) flash memory cells employing transistors with fin-shape for use in microcontrollers (MCUs) with on-chip flash memory having a circuit linewidth of 16 to 14 nanometer (nm) or finer.

SG-MONOS technology is reliable for use in automotive applications and Renesas currently mass produces 40nm MCUs using this technology, and 28nm MCUs are under development. The successful development shows promising scalability of the SG-MONOS technology to 16/14nm process nodes and beyond.

Advances in automotive automation, such as advanced driver assistance systems (ADAS), and the smart society connected via the Internet of Things (IoT) have created demand for more advanced MCUs fabricated using finer process technology. To address this demand, Renesas has developed embedded flash memories based on the 16/14nm technology, which succeeds the latest 40/28nm. At the 16/14nm logic process, Fin Field Effect Transistors (FinFETs), transistors with a finned structure, are commonly employed to realize improved performance and reduced power consumption to overcome the scaling limit of conventional planar transistors.

However, employing a fin structure for embedded flash memory can become a big challenge depending on the structure of the flash memory. Two types of embedded flash memories have been proposed and implemented: the floating-gate and charge trap. Compared with floating-gate memory, the charge trap flash memory which Renesas has been utilizing in recent years has superior charge retention characteristics and a proven track record in automotive MCUs requiring a high level of reliability. Also, since the memory functional material is formed on the surface of the silicon substrate, they are comparatively easy to be extended into a three-dimensional fin structure. In contrast, floating-gate flash memory cells have a complex structure, and therefore it is difficult to integrate it into a fin structure.

Another advantage of SG-MONOS over the floating-gate structure is that the memory cell structure is maintained after replacing the dummy polysilicon gate electrode with the metal gate electrode, which is the process used to manufacture advanced logic CMOS devices with high dielectric gate insulators and metal gate electrodes.

Renesas is the first to successfully develop a fin-structure SG-MONOS flash memory with high scalability, for use in high-performance and highly reliable MCUs of 16/14nm process nodes and beyond.

 

Key features of the newly developed embedded flash memory technology:

(1) Confirmed improvement in memory operation and transistor characteristics due to fin structure

Renesas has confirmed that the change in the threshold voltage during programming/erasing and the programming/erasing speed of the newly developed fin-structure SG-MONOS memory cells are within the anticipated ranges. In transistors employing a fin structure the gate encloses the channel, thereby a large drive current can be maintained, even when the footprint of the active area is substantially reduced to increase integration. In addition, a notable improvement in threshold voltage variability has been achieved by the enhanced gate controllability. These results indicate that fin-structure SG-MONOS memory cells have promising characteristics that contribute to the realization of high-speed random access reads at frequencies of more than 200 MHz of next-generation flash memory, as well as drastic increases in on-chip memory capacity.

(2) Development of programming method that mitigates performance degradation due to fin structure

When a fin structure is used, there may be some degradation or deterioration over time in device characteristics due to electric field enhancements at the tips of the fins. These electric field enhancements are most notable at the start of and immediately after programming operations, so Renesas engineers studied the feasibility of a "step pulse" programming method in which the programming voltage is raised stepwise from a lower to a higher level. This is a technology that has already been announced as adopted for memory employing a planar structure, however in fin-structure memory it has proven to be particularly effective in mitigating electric field enhancements at the tips of the fins. Its effectiveness in actually reducing degradation over time in fin-structure SG-MONOS memory cells has been confirmed, and a program/erase cycle count of 250,000 has been achieved in flash memory for data storage.

(3) Maintenance of equivalent high-temperature data retention

The fin structure matches the excellent charge retention characteristics that are a feature of charge trap MONOS flash memory. Data retention duration, which becomes essential in automotive applications, is ten years or more after 250,000 program/erase cycles. This is the same level of reliability found in earlier memory types.

The results described above indicate that SG-MONOS flash memory can easily be integrated with a state-of-the-art fin-structure logic process utilizing high dielectric gate insulators and metal gate electrodes at the 16/14nm nodes and beyond, enabling massive on-chip memory capacities in the 100-megabyte (MB) range, and making possible highly reliable MCUs with over four times the processing performance of 28nm devices. Renesas will continue to confirm the operation of large-capacity flash memory based on this technology, and will move forward with development work with a view toward practical implementation around 2023.

Renesas intends to continue to engage in the development meant for high-performance, highly reliable large-capacity flash memory for embedded devices not only of the 28nm nodes, but of the 16/14nm nodes and beyond, as part of an ongoing commitment to contribute to advances in the automotive field and the realization of a smart society.

 

(Note 1) As of December 7, 2016.

(Note 2) MONOS stands for Metal-Oxide-Nitride-Oxide-Silicon. It has a structure in which each transistor (memory cell) consists of three layers"”oxide, nitride, and oxide"”on a silicon base, with a metal control gate at the top. Renesas has more than two decades of experience in the use of MONOS flash memory technology in chips for smart cards. Based on this track record, Renesas has successfully extended the technology by developing a split-gate (SG) structure called SG-MONOS

 

Purdue, imec, Indiana announce partnership
Resilinc partners with SEMI on supply chain resilience
NIO and NXP collaborate on 4D imaging radar deployment
Panasonic Industry digitally transforms with Blue Yonder
Global semiconductor sales decrease 8.7%
MIT engineers “grow” atomically thin transistors on top of computer chips
Keysight joins TSMC Open Innovation Platform 3DFabric Alliance
Leti Innovation Days to explore microelectronics’ transformational role
Quantum expansion
indie launches 'breakthrough' 120 GHz radar transceiver
Wafer fab equipment - facing uncertain times?
Renesas expands focus on India
Neuralink selects Takano Wafer Particle Measurement System
Micron reveals committee members
Avoiding unscheduled downtime in with Preventive Vacuum Service
NFC chip market size to surpass US$ 7.6 billion
Fujifilm breaks ground on new €30 million European expansion
Fraunhofer IIS/EAS selects Achronix embedded FPGAs
Siemens announces certifications for TSMC’s latest processes
EU Chips Act triggers further €7.4bn investment
ASE recognised for excellence by Texas Instruments
Atomera signs license agreement with STMicroelectronics
Gartner forecasts worldwide semiconductor revenue to decline 11% in 2023
CHIPS for America outlines vision for the National Semiconductor Technology Center
TSMC showcases new technology developments
Alphawave Semi showcases 3nm connectivity solutions
Greene Tweed to open new facility in Korea
Infineon enables next-generation automotive E/E architectures
Global AFM market to reach $861.5 million
Cepton expands proprietary chipset
Semtech adds two industry veterans to board of directors
Specialty gas expansion
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
×
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: