+44 (0)24 7671 8970
More publications     •     Advertise with us     •     Contact us
 
News Article

STMicroelectronics and the French Institute set up a new joint research laboratory


Building on years of close collaboration and numerous joint research programs, STMicroelectronics, and the French Institute of Materials, Microelectronics and Nanosciences in Provence (IM2NP "“ CNRS / Aix-Marseille University / University of Toulon / ISEN engineering school), member of the Carnot STAR (Science and Technology for Research Applications) Institute, have announced the official launch of a new joint research laboratory to develop the next generations of high-reliability, ultra-miniaturized electronic components.

The Radiation Effects and Electrical Reliability (REER) Joint Laboratory is a multi-site research establishment that will bring together teams from the IM2NP Institute, based in Marseille and Toulon, and specialist engineers from the ST facility in Crolles, near Grenoble.

The REER Joint Laboratory's science program will focus on two main areas of research: the effect of radiation on digital nanometer-scale circuits and the electrical reliability of nanometer-scale CMOS (complementary metal-oxide semiconductor) technologies. These lines of research are crucially important for ST and its ability to produce integrated circuits with extremely high levels of reliability for a wide range of key sectors, such as the automotive sector, networks, medical, space and security.

For these types of applications, the intrinsic constraints of electronic components (electrical fields, mechanical stress, temperature, etc.) and some environmental constraints (especially particle radiation from natural or artificial sources) are becoming an increasingly critical issue for current and future generations of integrated circuits.

Consequently, they need to be accurately characterized, modelled and simulated in order to predict and mitigate their effects, which is one of the key objectives of the new joint research facility.

In addition, a host of challenges and hurdles need to be overcome in the development of future nanoelectronic technologies, and these must be better understood at all stages of the integration process. The joint laboratory's research will range from the most fundamental aspects of phenomena at the atomic level to systems, materials, the physics of devices and the design of robust circuits.

Its work will be conducted in a globally competitive environment and will focus on the most advanced microelectronic technologies, such as the 28-nanometer technology node and beyond, in particular the FD-SOI (fully depleted silicon-on-insulator) industrial cluster developed by ST at its Crolles site. This key process technology is enabling ST to spearhead development of the most innovative world-class nanoelectronic circuits.

Recently opened, the joint laboratory is already involved in numerous collaborative programs and projects at the national, European and international level, in conjunction with the European CATRENE cluster, the ENIAC initiative and support programs led by the French General Directorate for Enterprises (DGE) and the French defense procurement agency (DGA). In the next five years, the lab will offer placements for a number of high-level doctoral students, mostly in the context of public-private partnership research supported by the French government's CIFRE scheme (industrial agreement for training through research).

Its work will be conducted in a globally competitive environment and will focus on the most advanced microelectronic technologies, such as the 28-nanometer technology node and beyond, in particular the FD-SOI (fully depleted silicon-on-insulator) industrial cluster developed by ST at its Crolles site. This key process technology is enabling ST to spearhead development of the most innovative world-class nanoelectronic circuits.

Recently opened, the joint laboratory is already involved in numerous collaborative programs and projects at the national, European and international level, in conjunction with the European CATRENE cluster, the ENIAC initiative and support programs led by the French General Directorate for Enterprises (DGE) and the French defense procurement agency (DGA). In the next five years, the lab will offer placements for a number of high-level doctoral students, mostly in the context of public-private partnership research supported by the French government's CIFRE scheme (industrial agreement for training through research).

Purdue, imec, Indiana announce partnership
Resilinc partners with SEMI on supply chain resilience
NIO and NXP collaborate on 4D imaging radar deployment
Panasonic Industry digitally transforms with Blue Yonder
Global semiconductor sales decrease 8.7%
MIT engineers “grow” atomically thin transistors on top of computer chips
Keysight joins TSMC Open Innovation Platform 3DFabric Alliance
Leti Innovation Days to explore microelectronics’ transformational role
Quantum expansion
indie launches 'breakthrough' 120 GHz radar transceiver
Wafer fab equipment - facing uncertain times?
Renesas expands focus on India
Neuralink selects Takano Wafer Particle Measurement System
Micron reveals committee members
Avoiding unscheduled downtime in with Preventive Vacuum Service
NFC chip market size to surpass US$ 7.6 billion
Fujifilm breaks ground on new €30 million European expansion
Fraunhofer IIS/EAS selects Achronix embedded FPGAs
Siemens announces certifications for TSMC’s latest processes
EU Chips Act triggers further €7.4bn investment
ASE recognised for excellence by Texas Instruments
Atomera signs license agreement with STMicroelectronics
Gartner forecasts worldwide semiconductor revenue to decline 11% in 2023
CHIPS for America outlines vision for the National Semiconductor Technology Center
TSMC showcases new technology developments
Alphawave Semi showcases 3nm connectivity solutions
Greene Tweed to open new facility in Korea
Infineon enables next-generation automotive E/E architectures
Global AFM market to reach $861.5 million
Cepton expands proprietary chipset
Semtech adds two industry veterans to board of directors
Specialty gas expansion
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
×
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: