+44 (0)24 7671 8970
More publications     •     Advertise with us     •     Contact us
 
Loading...
News Article

Applied Materials Expands Patterning Solutions Portfolio

News

At the SPIE Advanced Lithography + Patterning conference, Applied Materials, Inc. introduced a portfolio of products and solutions designed to address the patterning requirements of chips in the “angstrom era.” As chipmakers transition to process nodes at 2nm and below, they increasingly benefit from new materials engineering and metrology techniques that help overcome EUV and High-NA EUV patterning challenges, including line edge roughness, tip-to-tip spacing limitations, bridge defects and edge placement errors.

Sculpta Momentum: Growing Adoption and New Applications
At last year’s SPIE lithography conference, Applied introduced the Centura® Sculpta® patterning system, which allows chipmakers to reduce EUV double patterning steps by elongating patterned features, bringing the tips of the features closer together than achievable with a single EUV or High-NA EUV exposure. Applied is now working with all leading-edge logic chipmakers on a growing number of Sculpta applications. For example, in addition to reducing tip-to-tip spacing, chipmakers are using Sculpta to remove bridge defects, thereby enabling reduced patterning cost and improved chip yield.

“Leading chipmakers are seeing excellent results as they deploy Sculpta systems in production and explore additional applications beyond EUV double patterning step reduction,” said Dr. Prabu Raja, President of the Semiconductor Products Group at Applied Materials. “Sculpta is an entirely new tool in the patterning engineer’s tool kit that will be used in many more applications as engineers use their imaginations to solve challenging problems in new ways.”

“Pattern shaping is an innovative solution that is helping Intel accelerate its process technology roadmap,” said Ryan Russell, Corporate Vice President for Logic Technology Development at Intel. “We are deploying Sculpta systems for our angstrom process nodes, with initial results showing improved throughput, enhanced wafer yield, and reduced process complexity and cost. Pattern shaping facilitates new strategies for advanced patterning and paves the way for pushing lithographic print boundaries.”

“Pattern shaping is a breakthrough technology that addresses key challenges in the EUV era,” said Jong-Chul Park, Master of Foundry Etch Technology Team at Samsung Electronics. “Samsung is an early development partner and is evaluating the Sculpta systems for our 4nm process. We are looking forward to positive results, including reduced cost and complexity and increased yield.”

New Etch Technology Heals EUV Line Edge Roughness
EUV systems produce fewer of the photons needed to crisply define line and space patterns in photoresists. As a result, lines with rough edges are etched into the wafer, potentially creating open and short circuits in the chip. These yield-killing defects are becoming more prevalent as chipmakers implement angstrom era designs with narrower line and space patterns.

Applied today introduced the Sym3® Y Magnum™ etch system, which combines deposition and etch technology in the same chamber. The unique system deposits material along rough edges, making EUV line patterns smoother before they are etched into the wafer, enabling an increase in yields and a decrease in line resistance to improve chip performance and power consumption. In foundry-logic, Sym3 Y Magnum has already been adopted for critical etch applications at leading chipmakers and is now being deployed for EUV patterning in angstrom era nodes. In memory, Sym3 Y Magnum is the most widely adopted etch technology for EUV patterning in DRAM.

New CVD Patterning Film for Angstrom Era Patterning
Applied today introduced the Producer® XP Pioneer® CVD (chemical vapor deposition)​ patterning film. The Pioneer film is deposited on the wafer prior to photoresist pattern processing and is uniquely designed to transfer desired patterns to the wafer with exceptional fidelity. Pioneer is based on a unique high-density carbon formula that is more resilient to etch chemistries used in the most advanced process nodes, permitting thinner film stacks with superior sidewall feature uniformity. Pioneer has already been adopted by leading memory manufacturers for DRAM patterning.

Pioneer has been co-optimized with Applied’s Sculpta pattern-shaping technology, enabling patterning engineers to maximize pattern elongation while maintaining tight control of the original EUV pattern. Pioneer is also being co-optimized with the new Sym3 Y Magnum etch system to provide higher selectivity and better control over conventional carbon films for critical etch applications in logic and memory processing.

Avoiding Placement Errors: Introducing Aselta
Applied’s industry-leading eBeam metrology systems are used by the world’s leading logic and memory companies to develop and control their most critical EUV patterning applications. A major challenge is tightly defining and placing the billions of features on each layer so they properly align with their opposite features on the next layer of the chip. Small placement errors reduce chip performance and power consumption, and large errors create yield-killing defects.

Applied has acquired Aselta Nanographics, a technology leader in design-based metrology using contours. Contours enable patterning engineers to gather orders of magnitudes more data about the shapes their recipes are creating in patterning films and on the wafer. This data is fed back into the lithography and process flow to create more exact on-chip features and placement.

“Aselta contour technology is now being integrated with Applied’s VeritySEM® CD-SEM system and PROVision® eBeam metrology system to give chipmakers a unique end-to-end capability that addresses the full spectrum of angstrom era metrology challenges,” said Keith Wells, Group Vice President of Imaging and Process Control at Applied Materials.

A Growing Patterning Portfolio and Business
Since 2012, Applied Materials has made patterning a research and development priority, investing to deliver new products and solutions that help customers overcome their toughest patterning challenges, particularly in emerging EUV and High-NA EUV applications. The company’s patterning product portfolio today includes CVD and ALD deposition; four types of materials removal (etch, selective materials removal, pattern shaping and CMP); thermal processes; and eBeam metrology. The company has increased its served available market in patterning from around $1.5 billion in 2013 to more than $8 billion in 2023 – and grown its share of the opportunity from about 10 percent to more than 30 percent over the same timeframe.

Reality AI Explorer Tier offers free AI/ML development access
AEM introduces new generation of Automated Burn-In Systems
NPUs are emerging as the main rival to Nvidia’s AI dominance, says DAI Magister
Camtek receives a $20M order from a Tier-1 OSAT
Free samples of every STMicroelectronics NPI IC available from Anglia
NY CREATES and SEMI sign MoU
Major government investment to 'propel' Canada
QuickLogic announces $5.26 million contract award
ASNA and Athinia collaborate
Global sales forecast to reach record $109 billion in 2024
AMD to acquire Silo AI
Nanotronics unveils 'groundbreaking' Gen V AI Model
Aitomatic unveils SemiKong
Biden-Harris Administration reveals first CHIPS for America R&D facilities and selection processes
Collaboration to produce cutting-edge AI accelerator chips
Oxford Ionics breaks global quantum performance records
Adeia wins ECTC Award for paper on “Fine Pitch Die-to-Wafer Hybrid Bonding”
AEM introduces new generation of Automated Burn-In Systems
Sydney council forges vital semiconductor agreement
EV Group's EVG880 LayerRelease wins 2024 Best of West
Biden-Harris Administration to invest up to $1.6 billion
Cyient sets up subsidiary for semiconductor business
EMD Electronics network leaders honoured
Accenture acquires Cientra
Introducing Park FX200
Deep learning chipset market to surge to $72.8 billion by 2033
PI Innovation Award 2024: Nanobodies for Diagnostic and Therapeutic Applications
Graphcore joins Softbank Group
Kaman Measuring highlights high precision displacement sensors
Si2 reveals recipients of Annual Power of Partnerships Award
Advantest achieves ASPICE Level 2 Certification for V93000 SmarTest 8 Software
Semiconductors to become a trillion-dollar industry by 2030
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
×
  • 1st January 1970
  • 1st January 1970
  • 1st January 1970
  • 1st January 1970
  • 1st January 1970
  • 1st January 1970
  • 1st January 1970
  • 1st January 1970
  • View all news 22645 more articles
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: