Loading...
News Article

Baya Systems to transform and accelerate Intelligent Computing

News

Software and IP addresses system design complexity, performance, scalability and Time to Market of SoCs and chiplets for emerging applications.

Baya Systems has emerged from stealth mode to announce its software-driven IP technology portfolio designed to accelerate complex single-die and multi-die SoC designs. These innovations bolster the emerging chiplet economy and enable unprecedented scale for large-scale compute and AI processing.

Baya Systems technology simplifies the development process and reduces the risk, empowering designers to rapidly analyze, develop, optimize and deploy these complex systems. This enables highly energy-efficient data movement in single-die designs that can support over 4 terabyte/second throughput in a complex CPU cluster, culminating in multi-petabyte/second throughput in multi-chiplet designs for high-end AI installations.

With the exponential growth of computing requirements for artificial intelligence, best-in-class silicon vendors have consistently tried to scale performance efficiently by integrating various processors, including CPUs, GPUs, and neural network accelerators, into intelligent compute systems. This has led to a substantial challenge of efficient data movement across these different processors, and increasingly complex system and application software development. Baya Systems focuses on delivering hyper-efficient data movement that can be customized with efficient hardware-based coherency, correctness, and robustness to accelerate these platforms for applications across industries such as AI acceleration, data center, networking infrastructure, automotive and IoT.

“The rapid scaling in compute needed to support AI is bottlenecked by scaling silicon, memory, storage, and the increasingly huge amounts of data; requiring increasingly complex SoCs and chiplets,” said Kevin Krewell, Principal Analyst at TIRIAS Research. “The industry desperately needs a holistic way to design, analyze, and build intelligent fabrics to address this, and Baya seems to have the right ingredients to really drive the market forward.”

Baya Systems tackles the challenges of system design complexity, performance guarantees, high costs, and shrinking market windows in the SoC and chiplet industries. Its WeaverPro™ software platform supports the SoC designer from initial specification all the way to post-silicon tuning. Its WeaveIP™ provides components to build a unified fabric that has an extremely efficient, scalable transport architecture that maximizes performance and throughput, while minimizing latency, silicon footprint and power. Combined with advanced features for reliability and safety, this empowers designers to analyze, architect, customize, optimize and deploy complex SoCs and chiplets.

Baya’s solution is unique for the following reasons:

• Software-driven architecture exploration helps optimize design to achieve performance guarantees based on built-simulator.

• Engine to generate representative workloads from traffic specification.

• Best-in-class, flexible network that can achieve 3GHz in a 4-nanometer process technology.

• Algorithmic optimization that supports reuse and minimizes silicon and power footprints without compromising performance.

• Industry’s first IP to offer multi-level cache coherency for single/multi-die systems, radically reducing costs of coherency across these large-scale systems.

• Customizable protocol and multicast capabilities for advanced AI and CPU acceleration that support petabyte-level throughput.

• Correct-by-construction design generation that radically reduces risk of failure.

• WeaveIP supports standard protocols such as CHI, ACE5-Lite, AXI5 and extendable to others including CXL.

• Physically aware flow with modularity and tiling support for ease of implementation

“The semiconductor industry is at an inflection point in how to overcome the widening gap between memory performance and the processing needs of AI,” said Dr. Sailesh Kumar, CEO at Baya Systems. “These challenges are overwhelming the industry with design complexity, energy costs, and systems that are obsolete by the time they hit the market. Baya Systems is resolute in delivering foundational software, an industry-first, grounds-up fabric solution for future-proof multi-cluster and multi-chiplet designs, and a methodology that takes out the guesswork. I firmly believe that Baya unlocks the merchant chiplet market that is expected to grow to $107 billion by 2033.”

Baya Systems was founded by Kumar, an ex-Intel Fellow and former founder of Netspeed Systems; Dr. Eric Norige, and Joji Philip, who were also key contributors at Netspeed Systems. It is backed by leading investors Matrix and Intel Capital, and is led by Silicon Valley semiconductor veterans with extensive experience in processing and systems, who have driven important initiatives at AMD, ARM, Apple, Intel, Meta, and other leading processor companies.

“When we invest, we look for key market gaps, disruptive technologies that address them, and teams that have a compelling vision and execution muscle and the hunger to achieve it,” said Stan Reiss, general partner, Matrix Partners. “Baya tops all of them for a market that is desperate for solving the scale and chiplet problem with a technology that not just fills the gap but unleashes disruptive innovation, and a proven team that has had a consistent out-sized success in entrepreneurial and high-growth settings.”

The company makes its public debut at DAC 2024, Booth No. 2446, at Moscone West in San Francisco June 23-27.

Contacts

PR@bayasystems.com

Silicon photonics: accelerating growth in the race for high-speed optical interconnects
CCD-in-CMOS technology enables ultra-fast burst mode imaging
2025 6G A look forward
Critical Manufacturing climbs Deloitte’s Technology Fast 50
Semiconductors: The most important thing you probably know the least about
Imec and partners unveil SWIR sensor with lead-free quantum dot photodiodes
Lattice introduces small and mid-range FPGA offerings
SEMI and SMT inspection solutions at NEPCON Japan 2025
Nordic Semiconductor and Kigen demonstrate Remote SIM Provisioning for Massive IoT
Spirent collaborates with Siemens
Quobly forges strategic collaboration with STMicroelectronics
New standards in pressure measurement systems for the semiconductor industry
IBM delivers optics breakthrough
Semiconductor equipment sales to reach $139 Billion in 2026
Marvell introduces 1.6 Tbps LPO Chipset
ACM research strengthens Atomic Layer Deposition portfolio
CEA-Leti demonstrates embedded FeRAM platform compatible with 22nm FD-SOI node
Lattice introduces small and mid-range FPGA offerings
Solace unlocks full potential of event-driven integration
Advantest to showcase latest test solutions at SEMICON Japan 2024
CEA-Leti device integrates light sensing and modulation
Nordic launches Thingy:91 X prototyping platform for cellular IoT and Wi-Fi locationing
Imec achieves seamless InP Chiplet integration on 300mm RF Silicon Interposer
High-precision SMU
Powering India’s energy future
China’s Nvidia probe puts global investors ‘on notice’
POET Technologies appoints new director
Imec demonstrates core building blocks of a scalable, CMOS-fab compatible superconducting digital technology
Imec proposes double-row CFET for the A7 technology node
ULVAC launches new deposition system
Beebolt and SEMI Announce Strategic Partnership to Drive Supplier Resilience and Agility
esmo group introduces Automated Final Test Manipulator
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
x
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: