Loading...
News Article

Infineon unveils "world’s thinnest" silicon power wafer

News

Pushes technical boundaries and improves energy efficiency.

After announcing the world’s first 300-millimeter gallium nitride (GaN) power wafer and opening the world’s largest 200-millimeter silicon carbide (SiC) power fab in Kulim, Malaysia, Infineon Technologies has unveiled the next milestone in semiconductor manufacturing technology. Infineon has reached a breakthrough in handling and processing the thinnest silicon power wafers ever manufactured, with a thickness of only 20 micrometers and a diameter of 300 millimeters, in a high-scale semiconductor fab. The ultra-thin silicon wafers are only a quarter as thick as a human hair and half as thick as current state-of-the-art wafers of 40-60 micrometers.

“The world's thinnest silicon wafer is proof of our dedication to deliver outstanding customer value by pushing the technical boundaries of power semiconductor technology,” said Jochen Hanebeck, CEO at Infineon Technologies. “Infineon’s breakthrough in ultra-thin wafer technology marks a significant step forward in energy-efficient power solutions and helps us leverage the full potential of the global trends decarbonization and digitalization. With this technological masterpiece, we are solidifying our position as the industry’s innovation leader by mastering all three relevant semiconductor materials: Si, SiC and GaN.”

This innovation will significantly help increase energy efficiency, power density and reliability in power conversion solutions for applications in AI data centers as well as consumer, motor control and computing applications. Halving the thickness of a wafer reduces the wafer’s substrate resistance by 50 percent, reducing power loss by more than 15 percent in power systems, compared to solutions based on conventional silicon wafers. For high-end AI server applications, where growing energy demand is driven by higher current levels, this is particularly important in power conversion: Here voltages have to be reduced from 230 V to a processor voltage below 1.8 V. The ultra-thin wafer technology boosts the vertical power delivery design, which is based on vertical Trench MOSFET technology and allows a very close connection to the AI chip processor, thus reducing power loss and enhancing overall efficiency.

“The new ultra-thin wafer technology drives our ambition to power different AI server configurations from grid to core in the most energy efficient way,” said Adam White, Division President Power & Sensor Systems at Infineon. “As energy demand for AI data centers is rising significantly, energy efficiency gains more and more importance. For Infineon, this is a fast-growing business opportunity. With mid-double-digit growth rates, we expect our AI business to reach one billion euros within the next two years.”

To overcome the technical hurdles in reducing wafer thickness to the order of 20 micrometers, Infineon engineers had to establish an innovative and unique wafer grinding approach, since the metal stack that holds the chip on the wafer is thicker than 20 micrometers. This significantly influences handling and processing the backside of the thin wafer. Additionally, technical and production-related challenges like wafer bow and wafer separation have a major impact on the backend assembly processes ensuring the stability and first-class robustness of the wafers. The 20-micrometer thin wafer process builds on Infineon’s existing manufacturing expertise and ensures that the new technology can be seamlessly integrated into existing high-volume Si production lines without incurring additional manufacturing complexity, thus guaranteeing the highest possible yield and supply security.

The technology has been qualified and applied in Infineon’s Integrated Smart Power Stages (DC-DC converter) which have already been delivered to first customers. It underlines the company’s innovation leadership in semiconductor manufacturing as the holder of a strong patent portfolio related to the 20-micrometer wafer technology. With the current ramp up of the ultra-thin wafer technology Infineon expects a replacement of the existing conventional wafer technology for low voltage power converters within the next three to four years. This breakthrough is bolstering Infineon’s unique position in the market with the broadest product and technology portfolio including silicon, silicon carbide and gallium nitride-based devices which are key enablers of decarbonization and digitalization.

Infineon will present the first ultra-thin silicon wafer publicly at electronica 2024 from 12 to 15 November in Munich (Hall C3, Stand 502).

James Culp of GlobalFoundries joins Si2 Board
Infineon presents new ASIL-D-compliant 3-phase gate driver IC
JST names Dr. Ismail Kashkoush as Chief Technology Officer
DuPont earns Best Partner Award for Innovation from Samsung Electronics
Advantest to showcase latest semiconductor test solutions
Infineon introduces DEEPCRAFT brand for Edge AI software solutions
Leading university selects Veeco system
Global Wafer Fab Equipment revenue poised to surge
New educational initiative for the German chip industry
ZEISS launches Crossbeam 550 Samplefab FIB-SEM
Critical Manufacturing brings highly advanced MES solution to SEMICON Europa
Infineon at electronica 2024: Solutions for decarbonisation and digitalisation
Infineon unveils "world’s thinnest" silicon power wafer
Sunlit Chemical expands global reach with US facility opening in Phoenix
Semiconductor patent applications up 22% globally to 81,000 a year
Promoting collaboration and novel IC design technologies
EV Group announces board expansion In light of unabated growth
MIT team takes a major step toward fully 3D-printed active electronics
TSMC recognises Ansys
Quantum foundry nears completion
Global silicon wafer shipments to remain soft in 2024
DELO introduces UV-approach for fan-out wafer-level packaging
New 10-point guide to humidity control in cleanrooms
High memory bandwidth in the spotlight
Improved materials for microchip interconnections
SEMICON Europa 2024 to explore innovations in Advanced Packaging and Fab Management
SEMIExpo Vietnam 2024 heralds Vietnam’s position as 'dynamic new player'
Next Gen 3D X-Ray Inspection for Advanced Packaging: To see better. Faster. More.
New strategic collaboration between FRAMOS and NXP Semiconductors
Splitting hairs to ten to the power of four
TANAKA introduces “TK-SK” Palladium alloy for test equipment
Rebellions collaborates on next-gen AI computing chiplet technology
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
x
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: