Loading...
News Article

EV GROUP revolutionizes 3D integration

News

EV Group (EVG), a supplier of wafer bonding and lithography equipment for the MEMS, nanotechnology and semiconductor markets, has introduced NanoCleave™, a revolutionary layer release technology for silicon that enables ultra-thin layer stacking for front-end processing, including advanced logic, memory and power device formation, as well as semiconductor advanced packaging. NanoCleave is a fully front-end-compatible layer release technology that features an infrared (IR) laser that can pass through silicon, which is transparent to the IR laser wavelength. Coupled with the use of specially formulated inorganic layers, this technology enables an IR laser-initiated release of any ultra-thin film or layer from silicon carriers with nanometer precision.

As a result, NanoCleave enables silicon wafer carriers in advanced packaging processes such as Fan-out Wafer-level Packaging (FoWLP) using mold and reconstituted wafers as well as interposers for 3D Stacked ICs (3D SIC). At the same time, its compatibility with high-temperature processes enables completely novel process flows for 3D IC and 3D sequential integration applications – enabling hybrid and fusion bonding even of ultra-thin layers on silicon carriers, thereby revolutionizing 3D and heterogeneous integration as well as material transfer in next-generation scaled transistor designs.


EV Group’s revolutionary NanoCleave layer release technology uses an infrared (IR) laser that can pass through silicon and inorganic release materials to enable an IR laser-initiated release of any ultra-thin film or layer from silicon carriers with nanometer precision. Source: EV Group.

Company executives will be available to discuss this IR laser transfer technology breakthrough at SEMICON Taiwan, taking place at the Taipei Nangang Exhibition Center Hall 1 (TaiNEX 1) in Taipei, Taiwan, from September 14-16. Event attendees can visit EVG at Booth #L0316 (4th Floor) to learn more.

Silicon Carriers Benefit 3D Stacking and Back-end Processing
In 3D integration, carrier technologies for thin-wafer processing are key to enabling higher performance systems with increasing interconnection bandwidth. Glass carriers have become an established method for building up device layers through temporary bonding with organic adhesives, using an ultraviolet (UV) wavelength laser to dissolve the adhesives and release the device layers, which are subsequently permanently bonded onto the final product wafer. However, glass substrates are difficult to process with semiconductor fab equipment that have been designed primarily around silicon, and that require costly upgrades to enable glass wafer processing. In addition, organic adhesives are generally limited to processing temperatures below 300°C, which limits their use to back-end processing.

Enabling silicon carriers with inorganic release layers avoids these temperature and glass carrier compatibility issues. In addition, the nanometer precision of IR laser-initiated cleaving opens up the possibility of processing extremely thin device wafers without changing processes of record. Subsequent stacking of such thin device layers enables higher bandwidth interconnects and opens up new opportunities to design and segment dies for next-generation high-performance systems.

Next-generation Transistor Nodes Demand Novel Layer-transfer Processes
At the same time, transistor roadmaps for the sub-3-nm node are calling for new architectures and design innovations such as buried power rails, backside power delivery networks, complementary field-effect transistors (CFETs) and even 2D atomic channels, all of which will require layer transfer of extremely thin materials. Silicon carriers and inorganic release layers support process cleanliness, material compatibility and high processing temperature requirements for front-end manufacturing flows. However, until now, silicon carriers had to be completely removed using grinding, polishing and etching processes, which results in micron-range variations across the surface of the working device layer, making this method unsuitable for thin-layer stacking at advanced nodes.

EVG’s new NanoCleave technology utilizes an IR laser and inorganic release materials to enable laser debonding on silicon with nanometer precision. This eliminates the need for glass substrates for advanced packaging, avoiding temperature and glass carrier compatibility issues, and enables the ability to transfer ultra-thin (single micron and below) layers via carriers in front-end processing without changing the processes of record. The nanometer-precision of EVG’s new process supports advanced semiconductor device roadmaps calling for thinner device layers and packages, increased heterogeneous integration, and reduced processing costs through thin-layer transfer and the elimination of glass substrates.

“Semiconductor scaling has become increasingly complex and difficult to achieve due to tighter process tolerances,” stated Paul Lindner, executive technology director at EV Group. “The industry needs new processes and integration approaches to enable higher integration density and device performance. Our NanoCleave layer release technology is a game-changer for semiconductor scaling through thin-layer and die stacking, with the potential to address the most pressing requirements of the industry. NanoCleave will help enable our customers to realize their advanced device and packaging roadmaps through a highly versatile and universal layer release technology that works with standard silicon wafers and wafer processes – enabling seamless integration in the fab and saving our customers both time and money.”

Unique IR Laser Technology
Using EVG’s NanoCleave technology, the backside of the silicon wafer is exposed with an IR laser, which utilizes a unique wavelength that silicon is transparent to. An inorganic release layer that is pre-built into the silicon stack through standard deposition processes absorbs the IR light, resulting in the cleaving of the silicon at a predetermined and precisely defined layer or area. The ability to use inorganic release layers enables more precise and thinner release layers to be used (in the range of a few nanometers versus a few microns for organic adhesives). In addition, the inorganic release layers are compatible with high-temperature processing (up to 1000°C), enabling layer transfer for many new front-end applications, such as epitaxy, deposition and annealing, where organic adhesives are incompatible.

Product Availability
Demonstrations of EVG’s NanoCleave layer release technology are now available at the company’s headquarters.

ZEISS launches Crossbeam 550 Samplefab FIB-SEM
Critical Manufacturing brings highly advanced MES solution to SEMICON Europa
Infineon at electronica 2024: Solutions for decarbonisation and digitalisation
Infineon unveils 'world’s thinnest' silicon power wafer
Sunlit Chemical expands global reach with US facility opening in Phoenix
Semiconductor patent applications up 22% globally to 81,000 a year
Promoting collaboration and novel IC design technologies
EV Group announces board expansion In light of unabated growth
MIT team takes a major step toward fully 3D-printed active electronics
TSMC recognises Ansys
Quantum foundry nears completion
Global silicon wafer shipments to remain soft in 2024
DELO introduces UV-approach for fan-out wafer-level packaging
New 10-point guide to humidity control in cleanrooms
High memory bandwidth in the spotlight
Improved materials for microchip interconnections
SEMICON Europa 2024 to explore innovations in Advanced Packaging and Fab Management
SEMIExpo Vietnam 2024 heralds Vietnam’s position as 'dynamic new player'
Next Gen 3D X-Ray Inspection for Advanced Packaging: To see better. Faster. More.
New strategic collaboration between FRAMOS and NXP Semiconductors
Splitting hairs to ten to the power of four
TANAKA introduces “TK-SK” Palladium alloy for test equipment
Rebellions collaborates on next-gen AI computing chiplet technology
Semiconductor giants add $2.7 trillion to their stock values
Test early and test often
Semiconductors: Unstoppable growth in a billion-dollar market
Sustainable cleaning solutions for a greener microelectronics industry
Why the mask world is moving to curvilinear
Beyond AOI: An AI-driven revolution in visual inspection
Xscape Photonics raises $44 million Series A
CMOS sensors for niche vision applications
Emphasis on AI applications
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
x
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: