+44 (0)24 7671 8970
More publications     •     Advertise with us     •     Contact us
 
News Article

New chip manufacturing method squeezes more onto limited wafer space


Computer chip makers continuously strive to pack more transistors in less space, yet as the size of those transistors approaches the atomic scale, there are physical limits on how small they are able to make the patterns for the circuitry.

Now, taking advantage of a germanium wafer coated with a layer of virtually pristine graphene "” a sheet of carbon arranged just one atom thick "” a team of engineers from the University of Wisconsin"“Madison and the University of Chicago has devised a simpler, reproducible and less expensive manufacturing approach using directed self-assembly.

Directed self-assembly is a large-scale, nano-patterning technique that can increase the density of circuit patterns and circumvent some limitations of conventional lithographic processes for printing circuits on wafers of semiconductors such as silicon.

Scanning electron micrographs of block copolymer films assembled on graphene/germanium chemical patterns with 90-degree bends (left side) and with density multiplication by a factor of 10 (right side). The black dotted lines (right side) indicate the period of the graphene/germanium chemical pattern, in which the period of the assembled block copolymer is reduced by a factor of 10 due to density multiplication. The scale bars are 200 nm.

 

Electrical engineer Zhenqiang "Jack" Ma and materials engineer Michael Arnold of UW"“Madison, chemical engineer Paul Nealey of the University of Chicago, and their students published details of the advance in the August edition of the journal Scientific Reports.

Their work could mean a boost in functionality for semiconductor electronics and in capacity for data storage.

To achieve the incredibly tiny size required for the circuitry in future semiconductor electronics, manufacturers are developing directed self-assembly, which enables the fabrication of intricate, perfectly ordered polymer patterns for circuitry.

For directed self-assembly, the researchers use conventional chemical techniques to define a pre-pattern. When chains of molecules known as block copolymers self-assemble on the pre-pattern, they follow the pattern to form well-ordered features.

The researchers' new method is much faster, and reduces the number of steps in the process to just two: lithography and plasma etching.

In the first demonstration of their technique, the researchers used electron beam lithography and a mild plasma etching technique to pattern one-atom-thick graphene stripes on a germanium wafer. Then they spin-coated the wafer with a common block copolymer called polystyrene-block-poly(methyl methacrylate).

When heated, the block copolymer self-assembled completely in just 10 minutes "” compared to 30 minutes using conventional chemical patterns "” and with fewer defects. The researchers attribute this rapid assembly to the smooth, rigid, crystalline surfaces of germanium and graphene.

Their new method takes advantage of a phenomenon called density multiplication. The researchers used electron beam lithography to first create a larger master template with sparse patterns that guide the orientation of their block copolymers

.

Chemical patterns consisting of alternating graphene and germanium stripes (left side) are used to direct the self-assembly of block copolymers into well-ordered patterns (right side). The top images are schematics and the bottom images are scanning electron micrographs. The scale bars are 200 nm. - See more at: http://news.wisc.edu/new-computer-chip-manufacturing-method-squeezes-more-onto-limited-wafer-space/#sthash.hUFOYik1.dpuf

Chemical patterns consisting of alternating graphene and germanium stripes (left side) are used to direct the self-assembly of block copolymers into well-ordered patterns (right side). The top images are schematics and the bottom images are scanning electron micrographs. The scale bars are 200 nm.

When they directed the block copolymer to self-assemble, it did so in a way that enhanced the resolution of the original template "” in this case, by a factor of 10. The best previous enhancement by density multiplication was a factor of four.

While the stripe pattern was a simple demonstration of their technique, the researchers also showed it works with more architecturally complex or irregular patterns, including those with abrupt 90-degree bends.

"These templates offer an exciting alternative to traditional chemical patterns composed of polymer mats and brushes, as they provide faster assembly kinetics and broaden the processing window, while also offering an inert, mechanically and chemically robust, and uniform template with well defined and sharp material interfaces," says Nealey.

The technique enables them to combine the uniformity and simpler processing of traditional "top-down" lithographic methods with the advantages of "bottom-up" assembly and greater density multiplication, and offers a promising route for large-scale production at significantly reduced cost.

"Using this one-atom-thick graphene template has never been done before. It's a new template to guide the self-assembly of the polymers," says Ma. "This is mass-production-compatible. We opened the door to even smaller features."

The researchers are patenting their method through the Wisconsin Alumni Research Foundation. Funding from the U.S. departments of Energy and Defence, UW"“Madison and the University of Chicago supported their work.

Other authors on the paper include Tzu-Hsuan Chang, Robert M. Jacobberger, Solomon Mikael, Dalong Geng and Xudong Wang of UW"“Madison, and Shisheng Xiong, Hyo Seon Suh and Chi-Chun Liu of the University of Chicago.

Purdue, imec, Indiana announce partnership
Resilinc partners with SEMI on supply chain resilience
NIO and NXP collaborate on 4D imaging radar deployment
Panasonic Industry digitally transforms with Blue Yonder
Global semiconductor sales decrease 8.7%
MIT engineers “grow” atomically thin transistors on top of computer chips
Keysight joins TSMC Open Innovation Platform 3DFabric Alliance
Leti Innovation Days to explore microelectronics’ transformational role
Quantum expansion
indie launches 'breakthrough' 120 GHz radar transceiver
Wafer fab equipment - facing uncertain times?
Renesas expands focus on India
Neuralink selects Takano Wafer Particle Measurement System
Micron reveals committee members
Avoiding unscheduled downtime in with Preventive Vacuum Service
NFC chip market size to surpass US$ 7.6 billion
Fujifilm breaks ground on new €30 million European expansion
Fraunhofer IIS/EAS selects Achronix embedded FPGAs
Siemens announces certifications for TSMC’s latest processes
EU Chips Act triggers further €7.4bn investment
ASE recognised for excellence by Texas Instruments
Atomera signs license agreement with STMicroelectronics
Gartner forecasts worldwide semiconductor revenue to decline 11% in 2023
CHIPS for America outlines vision for the National Semiconductor Technology Center
TSMC showcases new technology developments
Alphawave Semi showcases 3nm connectivity solutions
Greene Tweed to open new facility in Korea
Infineon enables next-generation automotive E/E architectures
Global AFM market to reach $861.5 million
Cepton expands proprietary chipset
Semtech adds two industry veterans to board of directors
Specialty gas expansion
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
×
Logo
×
Register - Step 1

You may choose to subscribe to the Silicon Semiconductor Magazine, the Silicon Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: